## **Product Brief**

Intel® 82583V Gigabit Ethernet Controller

**Network Connectivity** 



# Intel® 82583V Gigabit Ethernet Controller

Single-Port PCI-Express\* 10/100/1000 Network Connectivity

- Ideal for consumer electronics and other small form-factor embedded applications
- Low power: < 750 mW GbE and < 300 mW 10/100</li>
- Compact 9mm x 9mm quad flatpack no-lead (QFN) package
- Operating System Support: Linux\*, FreeBSD\*, Windows\* CE, Windows XP Embedded, and Windows Home Server
- Extended life cycle support provides seven-year manufacturing availability for customers

## PCI-Express\* (PCIe\*) x1 Connectivity

The Intel\* 82583V Gigabit Ethernet Controller uses a PCle one lane (x1) interface operating at 2.5 GHz and provides a pathway from legacy PCI\*/PCI-X\* designs to higher performing PCle-based designs. The Intel 82583V Gigabit Ethernet Controller provides fully integrated Gigabit Ethernet Media Access Control (MAC) and Physical-Layer (PHY) capabilities. Some optional PCle extensions are also supported in the controller to enhance platform capabilities for specific usage modes. The controller provides an MDI (copper) standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, and 802.3ab). The Intel 82583V Gigabit Ethernet Controller also enables a quick migration from custom interconnects to Ethernet.

## Architected for Small-Footprint Embedded Designs

The Intel 82583V Gigabit Ethernet Controller is a small 9 mm x 9 mm, 64-pin, QFN silicon package that is ideal for GbE implementations on small form-factor embedded designs. The Intel 82583V Gigabit Ethernet Controller consumes less than 750 mW in GbE mode and less than 300 mW in 10/100 mode. The robust design also incorporates optional internal voltage regulation that can reduce the number of voltage supplies required from the platform to power the core and I/O functions. Support of DO and D3 power states is provided as well as smart power-down at SO no link and Sx no link. Support of PCle power management wake-up and advanced power management (APM) wake-up using special packets is provided as well as a LAN disable function. Some performance-enhancing features include IPv4 and IPv6 checksum offload, TCP/UDP checksum offload, extended Tx descriptors for additional off-load capabilities, up to 256 KB TCP segmentation (TSO v2), and header splitting. The Intel 82583V Gigabit Ethernet Controller is completely lead-free and halogenfree in the silicon and package design to reduce the potential for environmental impact.

#### **Benefits Features**

### PCI Express\* (PCIe\*) Features

| <ul> <li>High-bandwidth density per pin</li> <li>Less-congested board routing compared to PCI* and PCI-X* architectures</li> </ul> |
|------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>PCI-SIG* conformance and standards interoperability</li> <li>Supports GbE at wire speed</li> </ul>                        |
| Extended error reporting and serial number for desired usage modes                                                                 |
|                                                                                                                                    |
| • Low power consumption                                                                                                            |
| Power management                                                                                                                   |
| Power management                                                                                                                   |
| Power management                                                                                                                   |
|                                                                                                                                    |

## **Features**

ACPI register set and power down functionality supporting D0 and D3 states

## **Benefits**

• Power management

## Gigabit Ethernet Media Access Control (MAC) and Physical-Layer (PHY) Performance Features

| Integrated PHY for 10/100/1000 Mbps (megabits per second) for multi-speed, full, and half-duplex operation          | Smaller footprint and lower power dissipation compared to multiple discreet<br>MAC and PHY solutions                        |
|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Descriptor ring management hardware for transmit and receive                                                        | Optimized descriptor fetch and write-back mechanisms for efficient system<br>memory and PCle bandwidth usage                |
| Legacy and message signal interrupt modes                                                                           | • Interrupt mapping                                                                                                         |
| 64-bit address master support for systems using more than 4 GB of physical memory                                   | Efficient use of PCle bus and system memory                                                                                 |
| Programmable host memory receive buffer per queue (256 bytes to 16 KB) and cache line size (64 bytes to 128 bytes)  | Efficient use of PCIe bus and system memory                                                                                 |
| Configurable Rx and Tx data FIFO programmable in 1 KB increments                                                    | FIFO size adjustable to the application                                                                                     |
| Compliant with 1 Gbps (gigabits per second) Ethernet IEEE 802.3, 802.3u, 802.3ab PHY specifications                 | Robust operation over installed base of Category-5 twisted-pair cabling                                                     |
| IEEE 802.3x- and 802.3z-compliant flow control support with software-controllable Rx thresholds and Tx pause frames | Local control of network congestion levels     Reduce receive buffer overflows     Frame loss reduced from receive overruns |

### Host Offloading Features

| Host of floading reactives                                                                                                             |                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCP/UDP, IPv4, and IPv6 checksum offloads; extended Tx descriptors for more offload capabilities                                       | • Improved processor utilization                                                                                                                                                                                                                                             |
| TCP segmentation/transmit segmentation offloading                                                                                      | • Improved processor utilization                                                                                                                                                                                                                                             |
| IEEE 802.1q virtual local area network (VLAN) support with VLAN tag insertion, stripping and packet filtering for up to 4096 VLAN tags | <ul> <li>Adding (for transmits) and ping (for receives) of VLAN tags</li> <li>Filtering packets belonging to certain VLANs</li> </ul>                                                                                                                                        |
| IEEE 802.1q advanced packet filtering                                                                                                  | <ul> <li>16 exact-matched packets (unicast or multicast)</li> <li>4096-bit hash filter for multicast frames</li> <li>Lower processor utilization</li> <li>Promiscuous (unicast and multicast) transfer mode support</li> <li>Optional filtering of invalid frames</li> </ul> |
| Header/packet data split in receive                                                                                                    | <ul> <li>Helps the driver to focus on the relevant part of the packet without the<br/>need to parse it</li> </ul>                                                                                                                                                            |

### **Additional Device Features**

| IEEE 1588 protocol and 802.1 as implementation (pre-standard)          | <ul> <li>Time-stamping enables precision synchronization of time-sensitive applications</li> <li>Distributes common time to networked media and industrial automation devices</li> </ul>                                                                           |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Three output drivers on the single port to drive external LED circuits | <ul> <li>Allows event, state, or activity indication for the port</li> <li>Configurable for output polarity and blinking indicator</li> </ul>                                                                                                                      |
| Flash interface support                                                | <ul> <li>Enables system remote boot in legacy BIOS environments via preboot eXecution environment (PXE)</li> <li>Enables local storage of 64-bit uEFI drivers for network operation in uEFI environment</li> <li>Flash interface for PXE 2.1 option ROM</li> </ul> |
| MAC/PHY control and status                                             | <ul> <li>Enhanced control capabilities through PHY reset, PHY link status, PHY duplex<br/>indication, and MAC Dx power state indication</li> </ul>                                                                                                                 |
| Watchdog timer                                                         | Defined by the ELASHT register to minimize flash undate                                                                                                                                                                                                            |

Features Benefits

### Characteristics

| Electrical                                                                       |                                                                                                                    |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Typical targeted power dissipation                                               | <ul><li>750 mW at 1000Base-T active</li><li>300 mW at 100Base-T active</li></ul>                                   |
| Environmental                                                                    |                                                                                                                    |
| Operating temperature                                                            | • 0° C to 85° C                                                                                                    |
| Storage temperature                                                              | • -40° C to 125° C                                                                                                 |
| Package                                                                          | • Lead-free and halogen-free                                                                                       |
| Physical                                                                         |                                                                                                                    |
| Implemented in 90nm lower power, complementary metal-oxide semiconductor process | Minimizes power and size while maintaining quality and reliability                                                 |
| Package                                                                          | $\bullet$ 9 mm x 9 mm silicon package typically provides better thermal characteristics and electrical performance |

## Network Operating Systems Software Support

| Windows* XP Service Pack 2 (SP2)                |
|-------------------------------------------------|
| Windows Vista SP1                               |
| Windows Home Server                             |
| Windows* CE 6.0 (available post-production)     |
| Windows XP Embedded (available post-production) |
| Red Hat Enterprise Linux* (RHEL) 4.7            |
| Red Hat Enterprise Linux* (RHEL) 5.2            |
| Linux* Stable Kernel version 2.6                |
| SUSE* Linux Enterprise Server (SLES) 9 SP4      |
| SLES* 10 SP2                                    |
| DOS-NDIS2                                       |
| FreeBSD* 7.0                                    |
| Supports PXE                                    |

## **Order Codes**

WG82583V

T&R: MM - 903008 Tray: MM - 903072

## To see the full line of Intel® Ethernet Controllers, visit www.intel.com/go/ethernet.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY, OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or by visiting Intel's Web Site at http://www.intel.com/.

Copyright © 2009 Intel Corporation. All rights reserved.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\*Other names and brands may be claimed as the property of others.

Printed in USA 0509/TAR/MESH/PDF



